Part Number Hot Search : 
27440402 PCT315D 1N4119 TFAM5601 FQI9N08L G4P119 AN8014S 74F240SJ
Product Description
Full Text Search
 

To Download DS31407 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ABRIDGED DATA SHEET
19-5751; Rev 0; 1/11
DS31407 3-Input, 4-Output, Single DPLL Timing IC with Sub-ps Output Jitter
General Description
The DS31407 is a flexible, high-performance timing IC for diverse frequency conversion and frequency synthesis applications. On each of its three input clocks and four output clocks, the device can accept or generate nearly any frequency between 2kHz and 750MHz. The input clocks are divided down, fractionally scaled as needed, and continuously monitored for activity and frequency accuracy. The best input clock is selected, manually or automatically, as the reference clock for the rest of the device. A flexible, high-performance digital PLL locks to the selected reference and provides programmable bandwidth, very high resolution holdover capability, and truly hitless switching between input clocks. The digital PLL is followed by a clock synthesis subsystem that has two fully programmable digital frequency synthesis blocks, a high-speed low-jitter APLL, and four output clocks, each with its own 32-bit divider and phase adjustment. The APLL provides fractional scaling and output jitter less than 1ps RMS. For telecom systems, the DS31407 has all required features and functions to serve as a central timing function or as a line card timing IC. With a suitable oscillator the DS31407 meets the requirements of Stratum 2, 3E, 3, 4E, and 4, G.812 Types I-IV, G.813, and G.8262.
Features
Three Input Clocks
Differential or CMOS/TTL Format Any Frequency from 2kHz to 750MHz Fractional Scaling for 64B/66B and FEC Scaling (e.g., 64/66, 237/255, 238/255) or Any Other Downscaling Requirement Continuous Input Clock Quality Monitoring Automatic or Manual Clock Selection Three 2/4/8kHz Frame Sync Inputs Hitless Reference Switching on Loss of Input Automatic or Manual Phase Build-Out Holdover on Loss of All Inputs Programmable Bandwidth, 0.5mHz to 400Hz Produce Any 2kHz Multiple Up to 77.76MHz Per-DFS Clock Phase Adjust Output Frequencies to 750MHz High Resolution Fractional Scaling for FEC and 64B/66B (e.g., 255/237, 255/238, 66/64) or Any Other Scaling Requirement Less than 1ps RMS Output Jitter Nearly Any Frequency from < 1Hz to 750MHz Each Group Slaves to a DFS Clock, an APLL Clock, or Any Input Clock (Divided and Scaled) Each Has a Differential Output (1 CML, 1 LVDS/ LVPECL) and Separate CMOS/TTL Output 32-Bit Frequency Divider Per Output Two Sync Pulse Outputs: 8kHz and 2kHz Suitable Line Card IC or Timing Card IC for Stratum 2/3E/3/4E/4, SMC, SEC/EEC, or SSU Accepts and Produces Nearly Any Frequency Up to 750MHz Including 1Hz, 2kHz, 8kHz, NxDS1, NxE1, DS2/J2, DS3, E3, 2.5M, 25M, 125M, 156.25M, and Nx19.44M Up to 622.08M Internal Compensation for Local Oscillator Frequency Error SPITM Processor Interface 1.8V Operation with 3.3V I/O (5V Tolerant)
High-Performance DPLL

Two Digital Frequency Synthesizers

High-Performance Output APLL

Four Output Clocks in Two Groups

Applications
Frequency Conversion Applications in a Wide Variety of Equipment Types Telecom Line Cards or Timing Cards with Any Mix of SONET/SDH, Synchronous Ethernet and/or OTN Ports in WAN Equipment Including MSPPs, Ethernet Switches, Routers, DSLAMs, and Base Stations
General Features

Ordering Information
PART DS31407GN+ TEMP RANGE -40C to +85C PIN-PACKAGE 256 CSBGA
+Denotes a lead(Pb)-free/RoHS-compliant package. SPI is a trademark of Motorola, Inc.
Maxim Integrated Products 1
Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maxim-ic.com/errata. For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.
ABRIDGED DATA SHEET
Application Example
DS31407
Block Diagram
DS31407
SYNC1 SYNC2 SYNC3 PLL Bypass
MFSYNC
DFS Muxes Divider Muxes Dif Mux
FSYNC MFSYNC
IC1 POS/NEG IC2 POS/NEG IC3 POS/NEG
Input Clock Block
3 Frequency Scaler, Activity Monitor, Freq. Monitor, Optional Inversion status (per input clock)
DPLL
Filtering, Holdover, Hitless Switching, PBO, Frequency Conversion, Manual Phase Adjust
DFS 1 APLL1
Divider 1
lowest jitter path
OC1 OC1POS/NEG
Clock Selector Microprocessor Port
(SPI Serial) and HW Control and Status Pins
DFS 4
Divider 4
OC4 OC4POS/NEG
JTRST JTMS JTCLK JTDI JTDO
JTAG
Master Clock APLL
CS SCLK SDO SDI
RST TEST SRCSW
GPIO[4:1]
INTREQ SRFAIL LOCK
OSCFREQ[2:0]
CPHA CPOL
MCLKOSC
Local Oscillator TCXO or OCXO
2
ABRIDGED DATA SHEET
Detailed Features
Input Clock Features

DS31407
Three input clocks, differential or CMOS/TTL signal format Input clocks can be any frequency from 2kHz up to 750MHz Supported telecom frequencies include PDH, SDH, Synchronous Ethernet, OTU-1, OTU-2, OTU-3 Per-input fractional scaling (i.e. multiplying by ND where N is a 16-bit integer and D is a 32-bit integer and N < D) to undo 64B/66B and FEC scaling (e.g., 64/66, 238/255, 237/255, 236/255) Special mode allows locking to 1Hz input clocks All inputs constantly monitored by programmable activity monitors and frequency monitors Fast activity monitor can disqualify the selected reference after a few missing clock cycles Frequency measurement and frequency monitor thresholds with 0.2ppm resolution Three optional 2/4/8kHz frame-sync inputs
DPLL Features
Very high-resolution DPLL architecture Sophisticated state machine automatically transitions between free-run, locked, and holdover states Revertive or nonrevertive reference selection algorithm Programmable bandwidth from 0.5mHz to 400Hz Separately configurable acquisition bandwidth and locked bandwidth Programmable damping factor: 1.2, 2.5, 5, 10, or 20 Multiple phase detectors: phase/frequency and multicycle Phase/frequency locking (360 capture) or nearest edge phase locking (180 capture) Multicycle phase detection and locking (up to 8191UI) improves jitter tolerance and lock time Phase build-out in response to reference switching for true hitless switching Less than 1 ns output clock phase transient during phase build-out Output phase adjustment up to 200ns in 6ps steps with respect to selected input reference High-resolution frequency and phase measurement Holdover frequency averaging over 1-second, 5.8-minute, and 93.2-minute intervals Fast detection of input clock failure and transition to holdover mode Low-jitter frame sync (8kHz) and multiframe sync (2kHz) aligned with output clocks
Digital Frequency Synthesizer Features
Two independently programmable DFS engines Each DFS can synthesize any 2kHz multiple up to 77.76MHz Per-DFS phase adjust (1/256UI steps) Approximately 40ps RMS output jitter
Output APLL Features
Simultaneously produce four different output frequencies from the same reference clock Standard telecom output frequencies include 622.08MHz, 155.52MHz, and 19.44MHz for SONET/SDH and 156.25MHz, 125MHz, and 25MHz for Synchronous Ethernet Very high-resolution fractional scaling (i.e., noninteger multiplication) Less than 1ps RMS output jitter
3
ABRIDGED DATA SHEET
Output Clock Features

DS31407
Four output clock signals in two groups Output clock group OC1 has a very high-speed differential output (current-mode logic, 750MHz) and a separate CMOS/TTL output ( 125MHz) Output clock group OC4 has a high-speed differential output (LVDS/LVPECL, 312.5MHz) and a separate CMOS/TTL ouptut ( 125MHz) Each output can be any frequency from < 1Hz to max frequency stated above Supported telecom frequencies include PDH, SDH, Synchronous Ethernet, OTN, microprocessor clock frequencies, and much more Internal clock muxing allows each output group to slave to its associated DFS block, an APLL output, or any input clock (after being divided and scaled) Outputs sourced directly from the APLL have less than 1ps RMS output jitter Outputs sourced directly from DFS blocks have approximately 40ps RMS output jitter Optional 32-bit frequency divider per output 8kHz frame sync and 2kHz multiframe sync outputs have programmable polarity and pulse width and can be disciplined by a 2kHz or 8kHz frame sync input Per-output delay adjustment Per-output enable/disable All outputs disabled during reset
General Features
SPI serial microprocessor interface Four general-purpose I/O pins Register set can be write protected Operates from a 12.8MHz, 25.6MHz, 10.24MHz, 20.48MHz, 10MHz, 20MHz, 19.44MHz, or 38.88MHz local oscillator On-chip watchdog circuit for the local oscillator Internal compensation for local oscillator frequency error
Note to readers: This document is an abridged version of the full data sheet. To request the full data sheet, go to www.maxim-ic.com/DS31407 and click on Request Full Data Sheet.
4


▲Up To Search▲   

 
Price & Availability of DS31407

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X